# Laboratory Manual of Computer Organization and Architecture

### **EXPERIMENTS 2 - RAM**

### **Circuit Diagram**



#### **Device List**

6116: 16K ( 2K X 8 ) Static RAM

| 8<br>7<br>6<br>5<br>4<br>3<br>2<br>1<br>23<br>22<br>19 | A0<br>A1<br>A2<br>A3<br>A4<br>A5<br>A6<br>A7<br>A8<br>A9<br>A10 | D0<br>D1<br>D2<br>D3<br>D4<br>D5<br>D6<br>D7 | 9<br>10<br>11<br>13<br>14<br>15<br>16<br>17 |
|--------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------|---------------------------------------------|
| 20                                                     | CE<br>OE<br>WE                                                  |                                              |                                             |
|                                                        | 6116                                                            |                                              |                                             |

### PIN DESCRIPTIONS

| A0-A13    | Address Inputs    |  |  |
|-----------|-------------------|--|--|
| I/O0-I/O7 | Data Input/Output |  |  |
| CS        | Chip Select       |  |  |
| WE        | Write Enable      |  |  |
| ŌĒ        | Output Enable     |  |  |
| Vcc       | Power             |  |  |
| GND       | Ground            |  |  |

3089 tbl 01

# TRUTH TABLE(1)

| Mode    | CS | ŌĒ | WE | I/O     |
|---------|----|----|----|---------|
| Standby | Н  | X  | X  | High-Z  |
| Read    | L  | L  | Н  | DATAout |
| Read    | L  | Н  | Н  | High-Z  |
| Write   | L  | X  | L  | DATAIN  |

NOTE:

3089 tbl 02

1. H = VIH, L = VIL, X = Don't Care.

## TIMING WAVEFORM OF READ CYCLE NO. 1<sup>(1, 3)</sup>



# TIMING WAVEFORM OF WRITE CYCLE NO. 1, ( $\overline{\text{WE}}$ CONTROLLED TIMING) $^{(1,\,2,\,5,\,7)}$





# **Pin Descriptions**

| Pin Names | Description                                  |  |  |  |
|-----------|----------------------------------------------|--|--|--|
| CP        | Clock Pulse Input (Active Rising Edge)       |  |  |  |
| D0-D7     | Data Inputs                                  |  |  |  |
| MR        | Asynchronous Master Reset Input (Active LOW) |  |  |  |
| Q0-Q7     | Flip-Flop Outputs                            |  |  |  |

### **Truth Table**

|    | Inputs |                | Outputs |  |  |
|----|--------|----------------|---------|--|--|
| MR | CP     | D <sub>n</sub> | Qn      |  |  |
| L  | X      | X              | L       |  |  |
| Н  | ~      | Н              | н       |  |  |
| Н  | ~      | L              | L       |  |  |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

#### **Table of Experiment Data Record**

| DSW1 | 74LS244<br><del>OE</del> <sup>1</sup> | 74LS273 | 6116 <sup>1</sup> |    |    | 74LS273 | 6116                           |                                |
|------|---------------------------------------|---------|-------------------|----|----|---------|--------------------------------|--------------------------------|
|      |                                       | V1      | CLK <sup>2</sup>  | CE | ŌĒ | WE      | Q <sub>7</sub> -Q <sub>0</sub> | D <sub>7</sub> -D <sub>0</sub> |
|      |                                       |         |                   |    |    |         |                                | Write                          |
|      |                                       |         |                   |    |    |         |                                | address                        |
|      |                                       |         |                   |    |    |         |                                | 00H to AR                      |
|      |                                       |         |                   |    |    |         |                                | Write data                     |
|      |                                       |         |                   |    |    |         |                                | 01H to                         |
|      |                                       |         |                   |    |    |         |                                | RAM                            |
|      |                                       |         |                   |    |    |         |                                | Write                          |
|      |                                       |         |                   |    |    |         |                                | address                        |
|      |                                       |         |                   |    |    |         |                                | 10H to AR                      |
|      |                                       |         |                   |    |    |         |                                | Write data                     |
|      |                                       |         |                   |    |    |         |                                | 02H to                         |
|      |                                       |         |                   |    |    |         |                                | RAM                            |
|      |                                       |         |                   |    |    |         |                                | Read data                      |
|      |                                       |         |                   |    |    |         |                                | from                           |
|      |                                       |         |                   |    |    |         |                                | address                        |
|      |                                       |         |                   |    |    |         |                                | 00H                            |
|      |                                       |         |                   |    |    |         |                                | Read data                      |
|      |                                       |         |                   |    |    |         |                                | from                           |
|      |                                       |         |                   |    |    |         |                                | address                        |
|      |                                       |         |                   |    |    |         |                                | 10H                            |

#### Remark:

- 1. For the enabling pins in the table above, please use 'H' for High Level State and 'L' for Low Level State.
- 2. For the pin CLK in 74LS273 in the table above, please use ' | ' for the rising-edge and '-' for non-rising-edge.

#### **Steps of the Experiment**

- (1) Set all the enabling pins except for enabling pin AR\_CLK. Then start the simulation.
- (2) Enable the SW-BUS. Write address 00H on the BUS. Give a single positive pulse to AR\_CLK. (Lock Address for purpose)
- (3) Write data 01H on the BUS. Enable the pin RAM\_CE. Give a single negative pulse to RAM\_WE. (Write data for purpose)
- (4) Lock Address 10H to AR using the same way mentioned in step (2).
- (5) Write data 02H using the same way mentioned in step (3).
- (6) Lock Address 00H to AR using the same way mentioned in step (2). Disable the SW-BUS. Enable RAM\_CE and RAM\_OE. (Read data for purpose)
- (7) Read data from address 10H using the same way mentioned in step (6).
- (8) Pause the simulation. Click the menu 'Debug' and then 'Memory Contents-RAM' to see data written in RAM.

# **EXPERIMENTS OF CPU 2 - RAM**

CLOCK CONTROLLER

**ALU** 





**DISPLAYERS** 

DIN\_0 2 A0 V Y0 18 BUS\_0 10 BUS\_1 16 BUS\_1 16 BUS\_1 16 BUS\_2 17 14 BUS\_2 17 12 BUS\_3 17 12 BUS\_5 17 12

**REGISTER** 

PC

MC

IR